首页    期刊浏览 2024年12月04日 星期三
登录注册

文章基本信息

  • 标题:Design of a High-Speed Matrix Multiplier Based on Balanced Word-Width Decomposition and Karatsuba Multiplication
  • 本地全文:下载
  • 作者:R. L. Bhargavi ; M.Merlin Moses ; V.Karthikeyan
  • 期刊名称:International Journal of Soft Computing & Engineering
  • 电子版ISSN:2231-2307
  • 出版年度:2013
  • 卷号:2
  • 期号:6
  • 页码:49-53
  • 出版社:International Journal of Soft Computing & Engineering
  • 摘要:This paper presents a flexible 2x2 matrix multiplier architecture. The architecture is based on word-width decomposition for flexible but high-speed operation. The elements in the matrices are successively decomposed so that a set of small multipliers and simple adders are used to generate partial results, which are combined to generate the final results. Balanced word-width decomposition scheme is discussed, which support 2’s complement inputs, and its overall functionality is verified and designed with a field-programmable gate array (FPGA). The architecture can be easily extended to a reconfigurable matrix multiplier. The objective is to propose a flexible and energy efficient matrix multiplier, which can be extended to reconfigurable high speed processing implementation, using word width decomposition technique. This technique is based on divide and conquers approach. The Karatsuba multiplication is proposed in this basic approach. This Karatsuba multiplication is an efficient procedure for multiplying large numbers, which gives high speed performance than the booth multiplier.
  • 关键词:Balanced;word-width;decomposition.;Field-programmable gate array (FPGA) implementation; matrix;multiplier; Reconfigurable architecture.
国家哲学社会科学文献中心版权所有