首页    期刊浏览 2025年01月19日 星期日
登录注册

文章基本信息

  • 标题:Functional delay test generation approach using a software prototype of the circuit
  • 本地全文:下载
  • 作者:Bareiša Eduardas ; Jusas Vacius ; Motiejūnas Kęstutis
  • 期刊名称:Computer Science and Information Systems
  • 印刷版ISSN:1820-0214
  • 电子版ISSN:2406-1018
  • 出版年度:2013
  • 页码:19-19
  • DOI:10.2298/CSIS120416019B
  • 出版社:ComSIS Consortium
  • 摘要:

    The paper presents functional delay test generation approach for non-scan synchronous sequential circuits. The non-scan sequential circuit is represented as the iterative logic array model consisting of k copies of the combinational logic of the circuit. The value k defines the number of clock cycles. The software prototype model is used for the representation of the function of the circuit. The faults are considered on the inputs and on the outputs of the model only. The random input stimuli are generated and selected then according to the proposed approach. The experimental results demonstrate the superiority of the delay test stimuli generated at the functional level using the introduced approach against the transition test stimuli obtained at the gate level by deterministic test generator. The functional delay test generation approach especially is useful for the circuits, when the long test sequences are needed in order to detect transition faults.

  • 关键词:functional delay test generation; software prototype; nonscansequential circuit
国家哲学社会科学文献中心版权所有