首页    期刊浏览 2024年12月02日 星期一
登录注册

文章基本信息

  • 标题:High-Speed FPGA 10's Complement Adders-Subtractors
  • 本地全文:下载
  • 作者:G. Bioul ; M. Vazquez ; J. P. Deschamps
  • 期刊名称:International Journal of Reconfigurable Computing
  • 印刷版ISSN:1687-7195
  • 电子版ISSN:1687-7209
  • 出版年度:2010
  • 卷号:2010
  • DOI:10.1155/2010/219764
  • 出版社:Hindawi Publishing Corporation
  • 摘要:This paper first presents a study on the classical BCD adders from which a carry-chain type adder is redesigned to fit within the Xilinx FPGA's platforms. Some new concepts are presented to compute the P and G functions for carry-chain optimization purposes. Several alternative designs are presented. Then, attention is given to FPGA implementations of add/subtract algorithms for 10's complement BCD numbers. Carry-chain type circuits have been designed on 4-input LUTs (Virtex-4, Spartan-3) and 6-input LUTs (Virtex-5) Xilinx FPGA platforms. All designs are presented with the corresponding time performance and area consumption figures. Results have been compared to straight implementations of a decimal ripple-carry adder and an FPGA 2's complement binary adder-subtractor using the dedicated carry logic, both carried out on the same platform. Better time delays have been registered for decimal numbers within the same range of operands.
国家哲学社会科学文献中心版权所有