首页    期刊浏览 2024年12月12日 星期四
登录注册

文章基本信息

  • 标题:DART: A Functional-Level Reconfigurable Architecture for High Energy Efficiency
  • 本地全文:下载
  • 作者:Sébastien Pillement ; Olivier Sentieys ; Raphaël David
  • 期刊名称:EURASIP Journal on Embedded Systems
  • 印刷版ISSN:1687-3955
  • 电子版ISSN:1687-3963
  • 出版年度:2008
  • 卷号:2008
  • DOI:10.1155/2008/562326
  • 出版社:Hindawi Publishing Corporation
  • 摘要:

    Flexibility becomes a major concern for the development of multimedia and mobile communication systems, as well as classical high-performance and low-energy consumption constraints. The use of general-purpose processors solves flexibility problems but fails to cope with the increasing demand for energy efficiency. This paper presents the DART architecture based on the functional-level reconfiguration paradigm which allows a significant improvement in energy efficiency. DART is built around a hierarchical interconnection network allowing high flexibility while keeping the power overhead low. To enable specific optimizations, DART supports two modes of reconfiguration. The compilation framework is built using compilation and high-level synthesis techniques. A 3G mobile communication application has been implemented as a proof of concept. The energy distribution within the architecture and the physical implementation are also discussed. Finally, the VLSI design of a 0.13  μ m CMOS SoC implementing a specialized DART cluster is presented.

国家哲学社会科学文献中心版权所有