首页    期刊浏览 2024年12月03日 星期二
登录注册

文章基本信息

  • 标题:Topology Design of Extended Torus and Ring for Low Latency Network-on-Chip Architecture
  • 本地全文:下载
  • 作者:Ng Yen Phing ; M. N. Mohd Warip ; Phaklen Ehkan
  • 期刊名称:TELKOMNIKA (Telecommunication Computing Electronics and Control)
  • 印刷版ISSN:2302-9293
  • 出版年度:2017
  • 卷号:15
  • 期号:2
  • 页码:869-876
  • DOI:10.12928/telkomnika.v15i1.6134
  • 出版社:Universitas Ahmad Dahlan
  • 其他摘要:In essence, Network-on-Chip (NoC) also known as on-chip interconnection network has been proposed as a design solution to System-on-Chip (SoC). The routing algorithm, topology and switching technique are significant because of the most influential effect on the overall performance of Network-on-Chip (NoC). Designing of large scale topology alongside the support of deadlock free, low latency, high throughput and low power consumption is notably challenging in particular with expanding network size. This paper proposed an 8x8 XX-Torus and 64 nodes XX-Ring topology schemes for Network-on-Chip to minimize the latency by decrease the node diameter from the source node to destination node. Correspondingly, we compare in differences on the performance of mesh, full-mesh, torus and ring topologies with XX-Torus and XX-Ring topologies in term of latency. Results show that XX-Ring outperforms the conventional topologies in term of latency. XX-Ring decreases the average latency by 106.28%, 14.80%, 6.7 1%, 1.73%, 442.24% over the mesh, fully-mesh, torus, XX-torus, and Ring topologies.
国家哲学社会科学文献中心版权所有