首页    期刊浏览 2025年02月28日 星期五
登录注册

文章基本信息

  • 标题:A LOW POWER MULTIPLIER USING ENCODING AND BYPASSING TECHNIQUE
  • 本地全文:下载
  • 作者:PRABHU. E ; Dr.MANGALAM.H ; S.KARTHICK
  • 期刊名称:Journal of Theoretical and Applied Information Technology
  • 印刷版ISSN:1992-8645
  • 电子版ISSN:1817-3195
  • 出版年度:2013
  • 卷号:57
  • 期号:2
  • 出版社:Journal of Theoretical and Applied
  • 摘要:In this paper, a low power Encoding and Bypassing technique based shift-add multiplier is presented. The proposed architecture is derived from simple way to reduce power consumption and area of the multiplier in VLSI design architecture level model. The proposed architecture maximum reduces the power consumption and area compared to the other conventional multiplier. The modification to the multiplier includes proposed Encoder design for Modified Radix-4 recording rules, removal of zero partial products using bypassing technique (decoder). A decoder instead of bypass and feeder register is utilized for the removal of zeros (bypassing) and selecting the current partial product value to be stored in register. In this paper, encoder and decoder selector circuit has been used in the proposed model work. Low power consumption and low area occupied multiplier architecture model is proposed. The simulation result for the encoding process and bypassing technique using decoder generated using Xpower analyzer in Xilinx 10.1 ISE (integrated software environment) represents the dynamic power consumption is reduced to almost 50%. When the power consumed by the proposed multiplier using Spartan-2 is 6.28mW, the Virtex-4 device is 6.89mW. The proposed multiplier is mainly applicable for designing low power VLSI circuits and high speed switching techniques.
  • 关键词:Modified Radix-4 Recording Rules; Encoding; Bypassing; Decoder; Switching Activity; Partial Product.
国家哲学社会科学文献中心版权所有