首页    期刊浏览 2025年03月01日 星期六
登录注册

文章基本信息

  • 标题:Design of Low Power Column Bypass Multiplier using FPGA and Implementation Using FIR Filter
  • 本地全文:下载
  • 作者:Rao, M. R. ; Jagdissh, D. M. ; Prakash, V
  • 期刊名称:International Journal of Electronics Communication and Computer Engineering
  • 印刷版ISSN:2249-071X
  • 电子版ISSN:2278-4209
  • 出版年度:2013
  • 卷号:4
  • 期号:5
  • 页码:1571-1574
  • 出版社:IJECCE
  • 摘要:Design of area, high speed and power efficient data path logic systems in the low power VLSI circuits has been identified as vital technology in the in the DSP computations and signal processing applications like FIR,IIR filters. Since multipliers consume most of the power in DSP computations it is very important to develop new low-power multipliers for DSP computations. The switching activity of the multiplier depends on the input bit-coefficient, if the coefficient bits are zero the corresponding rows or columns need not to be activated. By inserting more number of zeros in the multiplicand using booth recoding unit we can reduce the switching activity by shutting down the idle part of the circuit and thereby reducing the power dissipation, based on this concept we presents low power column bypass multiplier and verifies the result using FIR filter
  • 关键词:Power Efficient; Switching Activity; Column Bypass
国家哲学社会科学文献中心版权所有