首页    期刊浏览 2025年01月19日 星期日
登录注册

文章基本信息

  • 标题:Energy-Efficient, Noise-Tolerant CMOS Domino VLSI Circuits in VDSM Technology
  • 本地全文:下载
  • 作者:Salendra Govindarajulu ; Dr.T.Jayachandra Prasad ; C.Sreelakshmi
  • 期刊名称:International Journal of Advanced Computer Science and Applications(IJACSA)
  • 印刷版ISSN:2158-107X
  • 电子版ISSN:2156-5570
  • 出版年度:2011
  • 卷号:2
  • 期号:4
  • DOI:10.14569/IJACSA.2011.020417
  • 出版社:Science and Information Society (SAI)
  • 摘要:Compared to static CMOS logic, dynamic logic offers good performance. Wide fan-in dynamic logic such as domino is often used in performance critical paths, to achieve high speeds where static CMOS fails to meet performance objectives. However, domino gates typically consume higher dynamic switching and leakage power and display weaker noise immunity as compared to static CMOS gates. Keeping in view of the above stated problems in previous existing designs, novel energy-efficient domino circuit techniques are proposed. The proposed circuit techniques reduced the dynamic switching power consumption; short-circuit current overhead, idle mode leakage power consumption and enhanced evaluation speed and noise immunity in domino logic circuits. Also regarding performance, these techniques minimize the power-delay product (PDP) as compared to the standard full-swing circuits in deep sub micron CMOS technology. Also the noise immunity of the CMOS Domino circuits with various techniques and keepers are analyzed. Various noise sources are considered and noise immune domino logic is proposed.
  • 关键词:thesai; IJACSA; thesai.org; journal; IJACSA papers; Dynamic; Domino; Noise Margin; Very Deep submicron technology; High speed; Power consumption; Power delay product (PDP).
国家哲学社会科学文献中心版权所有